

## **HDL Support**

MSc Project - RVFPGA

Dr Tiantai Deng
Lecturer in Electronics and Digital System
<a href="mailto:t.deng@sheffield.ac.uk">t.deng@sheffield.ac.uk</a>
07746660187



- Basic Syntax for Verilog HDL & Logic Modelling using Verilog HDL
- Simulation using a Testbench
- Building Blocks and Ips
- Design Choices, Critical Path Mitigation
- Evaluation





## **Basic Syntax for Verilog HDL**



# Sheffield Design hierarchy

- Module a collection of statements with a defined interface
  - In VHDL entity defines the interface
  - architecture the contents
  - Component declares a black box (module interface so it can be instantiated)
- Instantiation create one or more instances of a sub module within another module

 Libraries – VHDL supports packages which are a collection of modules, types and constants as does system-Verilog.



- Module Name
  - Port list with declarations of ports
  - Parameters to allow customisation (optional)
- Declaration of local wires/signals/variables
- Instantiation of lower level modules
- Behavioural statements in blocks
- Data flow continuous assignments
- Tasks and functions (typically for simulation)



- These are its interface to the next level up / outside world (top)
- Have direction input, output, inout
- Can be single bit or bit vectors, etc

• Got to avoid: don't use inout just because you want to read a value that should be an output eg the count value of a counter' create a local signal/wire for internal use and assign from it to create the

output.

```
//dataflow level
module Comparator(input [3:0] A,
input [3:0] B,
output Out);
assign Out = &((A~^B));
endmodule
```

Example of module declaration



# University of Sheffield Assignment statements

```
//non-blocking assignment (within process)
• Z <= A + B;
• Z = A + B;
                                   //blocking assignment (within process)
• Z <= (sel)? A : B;
                                   //conditional assignment (within process)
• assign Z = A + B;
                                  //standalone continuous assignment (non-blocking)
```

NOTE: There is no statement like assign Z <= A+B (syntax quirk)

### Comments

- Just like what we do in C/C++!
- //
- /\* \*/

Always remember to comment your code while you do the design! Or you wouldn't know your design after a week!



## University of Sheffield Modules & ports

#### VERILOG

```
module test (
              output E,
              input A,B,C
    assign E = (A \& B) \mid C;
Endmodule
```

input/output can be either be a net (wire) or REG inout is always a net.

#### VHDL

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity test is
 port (
         A,B,C: in STD_LOGIC;
         E : out STD_LOGIC
end test;
architecture beh of test is
begin
   E \le (A \text{ and } B) \text{ or } C;
end beh;
```





## Combinational & Sequential Logic



#### Combinatorial:

- AND, OR, NOT, XOR, NAND, etc....
- DOESN'T STORE 'state' and doesn't need CLOCKING

### Sequential:

- DFF, registers, memories
- Changes 'state' on an edge of a CLOCK
- Stores / retains data over time





| Operator           | Verilog assign | Structural Verilog | VHDL          | Gate Symbol |
|--------------------|----------------|--------------------|---------------|-------------|
| NOT                | Z = ~ A        | not (Z,A)          | Z <= not A    | A — Z       |
| AND                | Z = A & B      | and (Z,A,B)        | Z <= A and B  | A B Z       |
| OR<br>(inclusive)  | Z = A   B      | or (Z,A,B)         | Z <= A or B   | A B Z       |
| XOR<br>(exclusive) | Z = A ^ B      | xor (Z,A,B)        | Z <= A xor B  | A B Z       |
| NAND               | Z = ~ A & B    | nand (Z,A,B)       | Z <= A nand B | A Z Z       |
| NOR                | Z = ~ A   B    | nor (Z,A,B)        | Z <= A nor B  | A Z         |
| XNOR               | Z = ~ A ^ B    | xnor (Z,A,B)       | Z <= A xnor B | A           |



• Verilog "wire"

- 0 logic 0 (low)
- 1 logic 1 (high)
- Z high impedance
- X unknown/impossible

- VHDL "std\_logic"
- logic 0 (low)
- logic 1 (high)
- high impedance
- unknown/impossible
- don't care
- U un-initialised
- L H weak low or high
- W weak indeterminate





# **Sheffield** Logical & Relational Operators

| Operator         | Verilog | VHDL      | Example (Verilog)                               |
|------------------|---------|-----------|-------------------------------------------------|
| NOT              | !       | not       | busy = !ready;                                  |
| AND              | &&      | and       | congestion = traffic && slowMoving;             |
| OR               | П       | or        | crossRoad = redLight    !traffic;               |
| CONDITIONAL      | ?:      | when else | hexValue = (ascii>64) ? ascii-'A' : ascii-'0';  |
| EQUALITY         | ==      | =         | Xmas = (dayOfYear==360);                        |
| INEQUALITY       | !=      | /=        | <pre>counting = (countValue != maxValue);</pre> |
| GREATER THAN     | >       | >         |                                                 |
| GREATER OR EQUAL | >=      | >=        |                                                 |
| LESS THAN        | <       | <         |                                                 |
| LESS OR EQUAL    | <=      | <=        |                                                 |

NOTE: <= is also SIGNAL assignment operator in VHDL



## University of Sheffield Arithmetic Operators

| Operator       | Verilog         | VHDL    | Example (Verilog)   |
|----------------|-----------------|---------|---------------------|
| UNARY NEGATION | -               | -       | Z = -A              |
| ADDITION       | +               | +       | Z = A + B           |
| SUBTRACTION    | -               | -       | Z = A - B           |
| MULTIPLICATION | *               | *       | Z = A * B           |
| DIVISION       | /               | /       | Z = A / B           |
| MODULUS        | %               | mod rem | Z = A % B           |
|                |                 |         |                     |
| LOGICAL SHIFT  | << >>           | sll srl | Z = A << 3          |
| ARITH SHIFT    | <<< >>>         | sla sra | $Z = sA \gg 7$      |
| EXPONENTIATION | ** (since 2001) | **      | Z = 2 ** N          |
| ABSOLUTE VALUE |                 | abs     | Z = (A<0) ? -A : A; |



#### VHDL

- boolean
- std logic
- std\_logic\_vector
- integer / unsigned / signed
- • •

### Verilog

NOTE: **reg** means simulator may wire

remember its value. It dosnt mean reg

define a REGISTER despite its name!

### System Verilog

• bit

byte

short int

• int

long int

integer

bit[7:0] abyte

8-bit **signed** 

16-bit signed 32-bit signed

64-bit signed

logic[7:0] abyte

32-bit signed

**FOUR STATE** 01XZ

**TWO** 

**STATE** 

0 or 1

time

shortreal

logic (or reg)

real / realtime

64-bit time aka float

aka double

### !!Don't get confused!!

- In Verilog reg means a declaration of a variable that may potentially hold a value.
- This is in contrast to wire which canot hold a value.
- reg on its own does not create a digital register. You'd need to use always @ posedge(clk) value<=whatever; to do that.
- It is similar to int or real just declares a bit type
- The good news is in systemVerilog they both simply become **logic** there is no longer any need to distinguish between reg and wire.

But not so good. When you lose the control over your program, your code maybe hard to crack.



- VHDL, Verilog and SystemVerilog also have:
  - Vectors multiple bits
  - Integer for integer arithmetic
  - Real for floating point arithmetic
  - Time exclusively used in simulation
  - Arrays single or multidimensional
  - Strings great for test benches / debugging



- Collection of individual signals or n-bit signals
- Easy to refer to by name
- Make from various individual signals or parts of other buses
- Extract individual bit or bits
- HDLs make it easy to do all this....



### Sheffield Vectors (Collections of bits)

- Bit strings / bit arrays / logic vectors
  - VERILOG: reg sum[15:0], carry;
  - VHDL: signal sum: std\_logic\_vector(15 downto 0);
     signal carry: std\_logic;
- Why [big:small] or "downto"
  - Because we humans like to see the MSB at the left hand side.
- You can also have arrays of bit strings too...example 4 bytes:
  - VERILOG: reg block[3:0][7:0];
  - VHDL: signal block: array (0 to 3) of std\_logic\_vector(7 downto 0);



- VERILOG: reg [7:0] poly = 8'h1f; // 8 hexadecimal bits
  - or use 'd' decimal, 'h' hex, 'o' octal, 'b' binary
  - You can use underscore to make more readable eg 32'h1234\_c0de
- VHDL: signal poly : std\_logic\_vector(15 downto 0) := X"2c1f";
  - For bit strings use double quotes and single bits single quotes
  - Use X for hexadecimal, "0101" automatically binary string, unquoted is decimal
  - '1' or '0' for single bit (std\_logic)

You'll see plenty more example of this in the lab sessions.



# University of Sheffield Collection Operators

| Operator             | Verilog | VHDL          | Example (Verilog)               |
|----------------------|---------|---------------|---------------------------------|
| PRIORITY parenthesis | ()      | ()            | (A+B)*(C+D)                     |
| BIT-SELECT           | []      | ()            | signbit = A[31];                |
| PART-SELECT          | [:]     | (to) (downto) | msb = A[15:8];                  |
| CONCATENATION        | {}      | &             | byteswap = { A[7:0], A[15:8] }; |

Operations we commonly used in Verilog, there are other operations in Verilog, which doesn't use a lot. We can learn how to use those while encountering one.





## Structural, Data flow & Behavioural Models





# University of Sheffield Modelling of Logic

- Combinatorial logic
  - Boolean expressions
  - AND, OR, NOT, XOR gates etc...
- Sequential logic
  - Flip-flops
  - Registers
- Hierarchical Design
  - components
  - abstraction
  - design reuse







### Verilog Modules

The basic building block in Verilog is called a module. A digital system can be described in an HDL by a set of these modules / entities.

Port declarations detail the interface of a module to other modules or the outside world.

The module body describes the function of the model and the relationship between the ports.







# University of Sheffield Structural Description - Verilog

The structure of a circuit can be described in Verilog using predefined gate primitives. These include **not**, and, nand, or, nor, xor, xnor.



Text after // is interpreted as a comment. Keywords are in bold.

```
module example1 (output F, input A, B); // module name and ports
wire C;
                              // declare internal connection
or g1(C, A, B);
                              // or gate with optional name g1
and g2(F, C, B);
                              // and gate with optional name g2
endmodule
                               // gate outputs come first in list
```





## University of Sheffield Data flow Description - Verilog

A behavioural Verilog model can be used to describe the functionality of a circuit, independently of a chosen technology.

Logic expressions can be described behaviourally in Verilog using predefined logical operators:

| ~ | <b>Bitwise</b> | NOT |
|---|----------------|-----|
|   | DILVVISC       |     |

& Bitwise AND

Bitwise OR

Λ Bitwise XOR

**Bitwise XNOR** 

```
Example
```

```
module example2 (output F, input A, B);
assign F = (A | B) & B; // continuous assignment
endmodule
```



### Behavioral description

VERILOG

```
module decoder_2x4_df_beh(
    output [0:3] D,
    input A,B, enable
);
always @ (A, B, enable) begin
    D[0] <= !((!A) & (!B) & (!enable));
    D[1] <= !((!A) & B & (!enable));
    D[2] <= !(A & (!B) & (!enable));
    D[3] <= !(A & B & (!enable));
    end;
endmodule</pre>
```

Behavioural description declared with keyword **always**, followed by an optional control expression(sensitivity list) and a **begin** ... **end** block of procedural assignment statement.

Continuous assignment (assign)

Procedural assignment (non blocking <= (concurrent) or blocking = (sequential)

You can have as many process blocks in an architecture as you wish but any signal/output should only be defined in ONCE.





## **Sheffield** Procedural if...then...else...elsif...endif

```
always @ ...
                     // verilog
begin
 if ( condition ) single statement;
 if (condition ) begin
   multiple statements;
   multiple statements;
 end else begin
   multiple statements;
   multiple statements;
 end
 if (condition 1)
   single statement;
 else if (condition 2 ) begin
   multiple statements;
   multiple statements;
 end else
   single statement;
end
```

This form of cascaded "if" is a priority encoder

```
process (...)
               -- VHDL
begin
 if condition then
    multiple statements;
 end if;
 if condition then
    multiple statements;
 else
    multiple statements;
 end if;
 if condition1 then
    multiple statements;
 elsif condition 2 then
    multiple statements;
 else
    multiple statements;
 end if:
end process;
```



### Procedural case statement

```
always @ (*)
                     // verilog
case (selector)
  1: single statement;
 2 : begin
      multiple statements;
     multiple statements;
    end
 2: single statement;
 labelWhatever: single statement;
 // can use formatted numbers
 // with wildcards too
 4'b001?: single statement;
 default: single statement;
endcase
```

- Case can be more readable than long cascade of 'if's.
- Also doesn't imply priority so arguably often more appropriate description
- Great with enumerated types for describing state machines
- Ensure case statements are fully complete otherwise infers latches

```
process (All) -- vhdl
case selector is
 when 0 => multiple statements;
 when 1 => multiple statements;
 when 2 to 5 => multiple statements;
 when 6 | 8 | 10 => multiple statements;
 when label whatever => statemements;
 when others => multiple statements;
end case;
// if you don't have any statement for
// an already completed case then
// when others => null; should be used
// works great with enum types
```



#### VHDL

```
constant correct_answer: integer range 0 to 7:= 3;
constant space_char: std_logic_vector(7 downto 0):= X"20";
type atable is array (0 to 255) of std_logic_vector(7 downto 0):= {X"01", X"23, X"46", .....}
```

### Verilog

```
    'define SOME_CONSANT_MACRO 1 // normally at near start of file
    # ( parameter WIDTH = 5 ) // within module declaration
    localparam SOME_CONSTANT_LOCAL = 2; // within module body
```



- Called 'Instantiation'
- Gives usage a unique name in the hierarchy
- Connects the modules ports to signals within parent module
- Ports can either be connected by name explicitly or in order of declaration
- All inputs must be connected, outputs can be left open / unconnected
- Bit vector port widths MUST match
- Verilog Gotcha: avoid giving a module/instance/port the SAME name



#### **VERILOG**

```
module top(
             clk,
 input
 input
             rst n,
             enable,
 input
 input [9:0] data rx 1,
 input [9:0] data_rx_2,
 output [9:0] data tx
 wire [9:0] tx1, [9:0] tx2;
 myunit unit idle (clk,rst n,data rx 1, tx1);
 myunit unit_active (.nRst(rst_n), .clk(clk),
                      .rx(data_rx_2), .tx(tx2) );
 assign data_tx = (enable) ? tx2 : tx1;
endmodule
```

```
Input Clk
Input NRst tx[9:0]
Input Tx[9:0]

VHDL Your own module
```

```
entity top is
   port (
              clk, rst_n, enable : in std_logic;
              data_rx_1,data_rx_2 : in std_logic_vector(9 downto 0);
data_rx : out std_logic_vector(9 downto 0)
end top;
architecture beh of top is
   component myunit is
      port (
              clk, nRst: in std logic;
                          : in std_logic_vector(9 downto 0);
: out std_logic_vector(9 downto 0)
              tx
   end component;
   signal tx1, tx2 : std logic vector(9 downto 0);
begin
   unit_idle: myunit port map (clk, rst_n, data_rx_1, tx1); unit_active: myunit port map (nRst=>rst_n, clk=>clk,
                                            rx=>data rx 2, tx=>tx2);
   data rx \le tx2 when (enable='1') else tx\overline{1};
end beh;
```



### Sheffield Parameterization

```
// parameter available since Verilog-2001
module ram(clk,address,dataIn,dataOut,wr);
 parameter DATA_WIDTH = 8;
 parameter ADDR_WIDTH= 7;
 input clk;
 input [ADDR WIDTH-1:0] address;
 input [DATA_WIDTH-1:0] dataIn;
 output [DATA WIDTH-1:0] dataOut;
endmodule
// example usage
ram inst #(.DATA WIDTH(16), .ADDR WIDTH(8))
      ram(clk,address,din,dout,wr);
```

```
-- vhdl has generic
entity ram
 generic (DATA WIDTH: positive := 8;
           ADDR WIDTH: positive := 7);
 port (
   clk: in std logic;
   address: in std_logic_vector(ADDR_WIDTH-1 downto 0);
   dataIn: in std logic vector(DATA WIDTH-1 downto 0);
   dataOut : out std logic vector(DATA WIDTH-1 downto 0);
   wr: in std logic)
end ram;
-- example usage
ram inst: ram
  generic map ( data_width=>16, addr_width=>8)
  port map ( clk, address, din, dout, wr);
```





### Inferring storage elements

• This is sequential logic so we define which clock edge it should act upon. With the exception of special "DDR" I/O cells we are inferring flip-flops which can only act on one edge.

• VERILOG:

always @ (posedge someclock) // always @ (negedge someclock)

• VHDL:

process (someclk) begin
if rising\_edge() then ...
-- if falling\_edge() then ...



A little question: Why DDR is **Double Rate?** 





## University of Sheffield Registers / DFFs



| CLK | LOAD | D   | Q    |
|-----|------|-----|------|
| 0   | any  | any | Same |
| 1   | any  | any | Same |
|     | 0    | any | Same |
|     | 1    | 0/1 | D    |

C = clock, CE = clock enable This is an fpga 'thing' due to the global nature of the clock network

```
// Verilog
always @ (posedge(clk)) begin
   if (load) begin
      Q \le D;
   end
end
```

```
-- VHDL
process (clk) begin
 if rising_edge(clk) then
   if load='1' then
      Q \le D;
   end if;
 end if;
end process;
```





FPGA manufacturers.

### Asynchronous set/clear DFF

Note the always and process sensitivity list differences. It's all too easy to get wrong!

Generally the use of async is deprecated by

Name
0.00 ns 20.000 ns 40.000 ns
10 D
11 nCLR
10 Q

Waveform of module dffr

```
// Verilog
module dffr(output reg Q, input D, nCLR, clk);
always @ (negedge nCLR or posedge clk)
    begin
    if (!nCLR) Q <= 1'b0; else Q <= D;
    end
endmodule</pre>
```

```
entity dffr is
                                           -- VHDL
port( Q : out std_logic; D,nCLR,clk : in std_logic );
end dffr;
architecture beh of dffr is
begin
  process (clk, nCLR) begin
    if nCLR = '0' then
       Q <= '0';
    elsif rising_edge(clk) then
       Q \leq D;
    end if;
 end process;
end beh;
```



## Synchronous set/clear DFF

- You'll need to compare this with the async version on the previous slide to spot the differences.
- They are subtle which is often a cause of design errors.



Waveform of module dffc

```
// Verilog
module dffc(output reg Q, input D, nCLR, clk);
always @ (posedge clk)
    begin
    if (!nCLR) Q <= 1'b0; else Q <= D;
    end
endmodule</pre>
```

```
entity dffc is
                                            -- VHDL
port( Q : out std_logic; D,nCLR,clk : in std_logic );
end dffc;
architecture beh of dffc is
begin
  process (clk) begin
    if rising_edge(clk) then
        if nCLR = '0' then
          Q \le '0';
        else
          Q \leq D;
       end if;
    end if;
 end process;
end beh;
```



# Simulation using a Testbench





# University of Sheffield Test benches / test fixtures

#### Tasks

- Declare signals/variable to be used for test
- Instantiate unit under test
- Define clock(s) if any
- Generate stimulus pattern (inputs to UUT)
- Validate (compare output of UUT with expected values)
- Report results



#### Module

- It is most expedient to test individual modules against their expected behaviour
- Its is usual to have one or more testbench per module in your design

#### Sub-System

- Often a collection of modules can be tested together as a sub-system
- Typically for debugging the design and to verify the required performance

### Whole System

 Such simulations can be very slow to execute so normally reserved for ASIC flows – for an FPGA its quicker to simply program the real device



#### Behavioural

- Tests if the register transfer level statements are correct on a cycle per cycle basis
- Doesn't have any path / gate timing information
- Would 'pass-the-test' even with an absurdly fast clock
- Very quick to simulate

#### Post implementation

- Incorporates (back annotates) path & gate timing information to accurately model the expected performance of the device
- Models are relatively crude but effective
- Two timing corners best case and worst case
- Confirms setup and hold times are not violated
- Needs information on external circuit capacitive loading
- User constraint 'guestimates' can lead to simulation and device mismatches





# University of Sheffield Self-checking test benches

- Generate a comprehensive set of test cases
- Compare the output of the UUT against either an alternative design or simulation model
- The reference design doesn't need to meet timing/area constraints as is only a simulation so often can be simply coded
- Finally generate a report to indicate any test failures



- Ideally should test every decision / path through a design for correctness - often too time consuming
- Simulators have 'force' commands to allow system to be put into specific state before/during a test this can dramatically reduce testing time.
- Generating an economic set of test vectors for ASIC/FPGA testing is a job in its own right (verification engineer)





# University of Sheffield Modelling other parts of system

- For a system which needs to respond to external hardware testing often requires this is modelled too.
- For example you may need to model an SPI or I2C sensor device and an actuator controlled by the UUT to verify that it works correctly.
- The HDL can do this too you can write your own models for parts of a system (not synthesisable) which will simulate some missing hardware.
- This allows the use of the super-set of the language that can be simulated as well as synthesised.





# Simple Testbench





# University of Sheffield Your First Verilog Test Fixture

| `timescale 1ns / 1ps    | "#" time unit / simulation resolution                |  |  |
|-------------------------|------------------------------------------------------|--|--|
| module tb_simple();     | Module with no ports is a testbench                  |  |  |
| reg A,B,C;<br>wire out; | Declare signals for input as reg and outputs as wire |  |  |
| simple uut(out, A,B,C); | Instantiate unit under test                          |  |  |
| initial begin           |                                                      |  |  |

| module simple(        |  |  |  |
|-----------------------|--|--|--|
| <b>output</b> q,      |  |  |  |
| input a,b,c           |  |  |  |
| );                    |  |  |  |
| <b>wire</b> e;        |  |  |  |
| <b>and</b> a1(e,a,b); |  |  |  |
| <b>or</b> o1(q,e,c);  |  |  |  |
| endmodule             |  |  |  |
|                       |  |  |  |

endmodule

```
A=1'b0; B=1'b1; C=1'b0;
                                       'initial' block containing
  #10 A=1'b1; B=1'b1; C=1'b1;
                                          the desired stimulus
  #10 A=1'b1; B=1'b0; C=1'b0;
                                          and $finish at its end
  #20 $finish;
end
```





### Verilog

```
`timescale 1ns / 1ps

module tb_whatever ();

...
endmodule
```

#### **VHDL**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity tb_whatever is
end tb_whatever;
architecture Behavioral of tb_whatever is
 ...
begin
end Behavioral;
```



### Unit Under Test (UUT)

```
`timescale 1ns / 1ps

module tb_whatever ();

reg list_of_inputs;
 wire list_of_outputs;

test_module_name uut(list_of_ins_and_outs)
...
endmodule
```

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity tb whatever is
end tb_whatever;
architecture Behavioral of tb_whatever is
  component test module name
    port ( list of out ports : out std_logic;
          list of in ports : in std_logic);
  end component;
  signal list of ins and outs: std_logic;
begin
 uut: test module name
       port map (list of ins and outs);
end Behavioral;
```



### Stimulus

```
`timescale 1ns / 1ps
module to whatever ();
  reg clock=0;
  reg list of inputs;
  wire list of outputs;
  test module name uut(clock, list of ins and outs)
  always #5 clock=!clock; // #5=half clock period
endmodule
```

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity tb whatever is
end tb whatever;
architecture Behavioral of tb whatever is
  component test module name
    port ( ... );
  end component;
 signal clock : std_logic := '0';
 signal list_of_ins_and_outs : std_logic;
begin
  uut: test module name
       port map ( clock, list of ins and outs);
  clock <= !clock after 5 ns; -- half clock period
  •••
end Behavioral;
```



### Test pattern generation

```
`timescale 1ns / 1ps
module to whatever ();
  reg clock=0;
  reg list of inputs;
  wire list of outputs;
  test module name uut(clock, list of ins and outs)
  always #5 clock=!clock; // #5=half clock period
  initial begin
          some inputs=their intial values;
        some inputs=next value;
    #10
         some inputs=another value;
    #10
    #100 $finish;
  end
endmodule
```

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity tb whatever is
end tb whatever;
architecture Behavioral of tb whatever is
  component test module name
    port ( clock : in std_logic;
          list of out ports: out std logic;
          list of in ports : in std_logic);
  end component;
 signal clock : std logic := '0';
 signal list of ins and outs:std_logic;
begin
 uut: test module name port map ( clock, list of ins and outs);
  clock <= !clock after 5 ns; -- half clock period
  process begin
    some inputs=their intial values;
    wait for 10 ns;
    some inputs=next value;
    wait for 10 ns;
    some inputs=another value;
    wait for 100 ns;
    wait;
  end process;
end Behavioral;
```

# University of Seeffield lete simple

#### TD

```
`timescale 1ns / 1ps
module to whatever ();
  reg clock=0;
  reg list of inputs;
  wire list of outputs;
  test module name uut(clock, list of ins and outs)
  always #5 clock=!clock; // #5=half clock period
  initial begin
          some inputs=their intial values;
        some inputs=next value;
    #10
         some inputs=another value;
    #10
    #100 $finish;
  end
endmodule
```

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity tb whatever is
end tb whatever;
architecture Behavioral of tb_whatever is
  component test module name
    port ( clock : in std logic;
          list_of_out_ports : out std_logic;
          list of in ports : in std logic);
  end component;
 signal clock : std logic := '0';
 signal list of ins and outs: std logic;
begin
  uut: test module name port map (clock, list of ins and outs);
  clock <= !clock after 5 ns; -- half clock period
  process begin
    some inputs=their intial values;
    wait for 10 ns;
    some inputs=next value;
    wait for 10 ns;
    some inputs=another value;
    wait for 100 ns;
    wait;
  end process;
end Behavioral;
```



# simulation "how to" guide



- Define signals for all the inputs / outputs to / from the UUT
- Define constants typically arrays for your test vectors, keep these in their given format and write a function to manipulate into the format your module needs
- Define parameters for clock periods, etc for easy of editing/reading
- Ensure the initial state of inputs to the UUT is defined (especially any clocks)

```
reg some_input=0, another_input=1;
wire list_of_outputs;
reg [7:0]DATA[1:8] = {>>{64'h1234_5678_9abc_def0}};
parameter CLOCK_PERIOD = 10;
reg clk = 0;
always #(CLOCK_PERIOD/2) clk = !clk;
```



- These can either be event triggered or simply a time delay
- To keep the UUT and test bench perfectly in sync it is often desirable to wait specifically for a clock edge in the test bench
- For a Verilog testbench the `timespec has to be defined ONCE typically the first line

```
#10 next_statement wait for 10 ns;
always @rising edge(clk) wait until rising edge(clk);
```



- Unlike synthesis loops can be defined very similar to how you would use them in a conventional programming language i.e. analogous to control flow
- Very convenient for say looping over a set of test vectors
- Just describe the loop and wait for the appropriate event / clock

```
integer i;
for (i=0; i<16; i=i+1) // note there is no i++ in Verilog
begin
     @(posedge clk);
     some_uut_input = SomeFn(some_signal[i]);
     while (!output_valid) @(posedge clk);
end</pre>
```



- Separating independent tasks using multiple process blocks
- Eg stimulus generation, clock generation, testing, other part of system modelling
- It is very normal to have several independent loops in a test bench some of which become activated by others using a Boolean variable to periodically model / verify different parts of the system
- Eg you may have a process that verifies the value of an output is correct but only when the output\_valid signal is asserted.
- Embrace multiple process blocks for more readable testbenches



- Display text to the console
  - \$display \$monitor \$strobe \$write
- Terminate the simulation / task
  - \$finish \$stop
- Define the formatting and unit for reporting timestamps of events
  - \$timeformat
- Read data from a text file as binary or hex into a testbench array
  - \$readmemb, \$readmmemh
- File I/O at the character/line level (like C programming language)
  - \$fopen, \$fseek, \$ftell, \$fgetc \$fgets, \$fstrobe \$fflush, \$ferror \$fmonitor \$fwrite \$fclose



How to display text messages and monitor signals

These Verilog system tasks all have same syntax but operate slightly differently:

```
$display output immediately
$monitor output every time value(s) change
$strobe output at the end of time step (eg $finish)
```

```
use std.textio.all;
report "Time, clk, reset, enable, count";
           -- to get the same as Verilog monitor
process
 variable txt : line;
begin
 write(txt, time);
                     write(txt, string'(","));
 write(txt, clk);
                     write(txt, string'(","));
 write(txt, reset); write(txt, string'(","));
 write(txt, enable); write(txt, string'(","));
 write(txt, count); write(txt, string'(","));
 report "values are " & txt.all;
 wait on clk;
end process;
```

- Most simulators have a waveform view like a traditional logic analyser
- This can be used to delve down into signals in the design hierarchy not connected to the top level – typically just expand the hierarchy and drag the signals to the viewer then rerun simulation
- Signals can be grouped, coloured and dividers added to make display more human readable.
- The radix (number base) for bit vectors can be set to binary, hex, octal or even ASCII
- TopTip: if you use enumerated type for state machines the waveform viewer will automatically display the textual names



- Put your signals and waveforms into a file
- Documents switching activity
- Required for accurate power modelling
- Basic Format
- How to invoke

```
initial begin
  $dumpfile ("whatever.vcd");
  $dumpvars;
end
```

There is no equivalent command in VHDL. Either do it from the simulator command window using the "vcd" command Or use a Verilog test bench

Refer to the user guide for your simulator for further details (eg ModelSim or xsim)





### Generating test vectors

- Eg random number generation in a test bench
- Verilog has some system functions:
   \$random \$urandom \$urandom range()
- VHDL is predictably more wordy!
- Alternative is to use LFSR, hash, cipher, ...

```
// Verilog random in testbench
integer seed = 1234, rv;
initial begin
  repeat (10) begin
  rv = $random(seed) % 31;
  $display("%d", rv);
  end
end
```

```
-- vhdl random in testbench
library ieee;
use ieee.math real.uniform;
use ieee.math real.floor;
process is
  variable seed1 : positive := 1234;
  variable seed2 : positive := 5678;
  variable x : real;
  variable y : integer;
 begin
  for n in 1 to 10 loop
     uniform(seed1, seed2, x);
     y := integer(floor(x * 1024.0));
     report "Random number in 0 .. 1023: "
           & integer'image(y);
  end loop;
 wait;
end process;
```



### FSM: Finite State Machine



- It is an abstract machine that can be in exactly one of a finite number of states at any instant in time.
- It changes state in response to inputs and current state; typically clocked.
- It has an initial (default) state (on reset).
- To be useful it requires some definition of output function the form of which defines whether it is a Mealy or Moore machine.



- The state is encoded as a set of numbers. In Verilog there is no enumerated type so these are declared as parameters (constants). Just number as 1,2,3,4,.... In VHDL use enumerated type without assigning any numerical values.
- By default the tools IGNORE the numbers you enter! (unless you set fsm\_encoding="User").
- The tools normally do a very good job assigning the state encoding automatically. An attribute fsm\_encoding can be used to override this.
- Vivado options are: Auto, One-Hot, Compact, Sequential, Gray, Johnson, User, Speed or None. Just set this attribute on the state variable/signal to define your design intent. For example:

(\* fsm\_encoding = "one\_hot" \*) reg [1:0] current\_state;



(\* fsm\_encoding = "one\_hot" \*) reg [1:0] current\_state;

## FSM state encoding

- Binary: use binary code to represent states
- One-hot: There will be a unique "1" in the encoding, which represent the state
- Gray: only one bit can be changed in the transition of the states
- Johnson: LSB = ~MSB, shift << 1</li>
- Compact: Least area mode, automatically pick the most area efficient way
- Sequential: Optimize the state transition process
- User: Use user's encoding
- Speed: Max performance mode.
- None: The compiler will not regard this part of code as FSM
- Safe mode: Automatically add default sentence if user doesn't setup default
- Auto: Automatically pick up the most suitable one above





### FSM avoiding problems

- Two things to be aware of is that the output from the FSM can contain glitches and if the inputs are not synchronised their transitions can lead to an invalid state being selected.
- Both of these can be fixed by registering/synchronising inputs and outputs at the cost of a clock cycle delay. FSM choices such as one-hot or Gray can also help prevent unwanted glitches.
- For one-hot the tools automatically generate error-correction logic if multiple states are 'hot' see UG901 Synthesis guide FSM\_SAFE\_STATE for details.
- Typically if you are doing synchronous (clocked) design with a single clock then
  you wont experience any problems just take care with off chip inputs & outputs.
- Ensure that your initial state is defined on FPGA initialisation and for any external reset signal





### **FSM Descriptions**

- State diagram (bubbles, arrows, describe output)
- truth tables for next state and output signal
  - Sometime use Karnaugh Maps but usually state transition table
- Timing diagrams (logic analyser view showing a state sequence)
- Transitions can be:
  - event driven (depend on the inputs),
  - automatic progression (clocked in some sequence)
  - self-transitions (automatic on next clock)





Both these FSMs detect the input sequence 011

MEALY

Transition Condition "/" Output value (MEALY)

Circle indicate



State encoding or name





# University of Sheffield State Transition Table

#### **MOORE**



| Current State | Next    | Output  |        |
|---------------|---------|---------|--------|
| Current State | Input=0 | Input=1 | Output |
| 00            | 01      | 00      | 0      |
| 01            | 01      | 10      | 0      |
| 10            | 01      | 11      | 0      |
| 11            | 01      | 00      | 1      |

#### **MEALY**



| Current State | Input | Next State | Output |
|---------------|-------|------------|--------|
| 00            | 0     | 01         | 0      |
| 00            | 1     | 00         | 0      |
| 01            | 0     | 01         | 0      |
| 01            | 1     | 10         | 0      |
| 10            | 0     | 01         | 0      |
| 10            | 1     | 00         | 1      |
| 11            | 0     | X          | X      |
| 11            | 1     | X          | X      |



- Please follow this style of coding until you are very confident with the language - it does make it easier to detect errors.
- There are several other ways to describe a FSM I'll use some of these in the notes.
- There is a sequential block to update the current\_state with the next\_state.
- A combinatorial block for transition and output function
- We define the "defaults" for each output and to remain in the current state unless we state otherwise.

```
module ExampleFsm(input clk, nrst, bitin, output reg Q)
// best to use parameter to give states suitable names
parameter ZeroState=0, FirstState=1, SecondState=2, ThirdState=3;
reg [1:0] current state=0, next state; // registers for state variable
always @(posedge clk) // sequential state update
  if (nrst) current state <= next state;</pre>
    else current state <= ZeroState;</pre>
always @(*) begin // combinatorial transition & output logic
  next state <= current state; // by default stay in same state
  Q<=0; // set the default case for all outputs
  case (current state) // case statement to define behaviour
     ZeroState:
                   if (bitin==0) next state <= FirstState;</pre>
                   if (bitin==1) next state <= SecondState;</pre>
     FirstState:
     SecondState: if (bitin==1) next state <= ThirdState;
     ThirdState: begin
             Q<=1:
             if (bitin==1) next state <= FirstState;</pre>
                else
                          next state <= ZeroState;</pre>
        end
     default: next state <= ZeroState; // always have default
  endcase
end
endmodule
```



# FSM Examples

It is quickest to learn about FSMs by example so here are several to get you going



# University of Sheffield Glitch remover

• Design Intent is for a noise elimination circuit which removes any pulses, either a zero or a one, which only last one clock cycle.



- Outline design:
  - We'll start by choosing to design a Moore machine
  - Assign each state a letter a,b,c,....
  - Work out what transitions should be for each possible input and construct the ASM chart for all possibilities of each successive input bit.





# University of Sheffield Glitch remover

• IN 00, 01



• IN ...00 ...01



• IN ...10 ...11



• IN ....101 ....111







# There are three parts to the Verilog description:

- Declarations
- State transitions
- Output logic



```
/* This is an alternative common FSM description to give you an
example: note that the state transitions is the 'clocked' process. */
// declarations
module GlitchRemover( output reg out, input in, clk, nrst);
parameter ST A=0, ST B=1, ST C=2, ST D=3;
reg [1:0] state = ST A;
// state transitions
always @(posedge clk)
  if (nrst==1'b0) state <= ST A;</pre>
  else
    case (state)
       ST A: if (in==1'b1) state <= ST B;
       ST B: if (in==1'b1) state <= ST A; else state <= ST C;
       ST C: if (in==1'b0) state <= ST D;
       ST D: if (in==1'b1) state <= ST B; else state <= ST A;
       default: ; // do nothing
    endcase
// output logic
always @ (*)
  case (state)
      ST A: out <= 1'b1;
      ST B: out <= 1'b0;
      ST C: out <= 1'b1;
      ST D: out = 1'b1;
  endcase
endmodule
```

We verify it by creating a testbench and simulating in XSIM.



```
`timescale 1ns / 1ps
                        // Verilog testbench
module tb glitchremover();
  reg in=0, clk=0, nrst=0;
  wire out;
  GlitchRemover UUT( out, in, clk, nrst );
  always #5 clk=!clk;
  integer i, times[0:7]={>>{5,1,3,3,1,5,1,5}};
  initial begin
    #15 nrst=1;
    for ( i=0; i<8; i=i+1 )
       #(10*times[i]) in=!in;
    end
endmodule
```

Exercise: See if there are any logic errors in the FSM code?





### Glitch remover

```
/* This is an alternative common FSM description to give you an
example: note that the state transitions is the 'clocked' process. */
// declarations
module GlitchRemover( output reg out, input in, clk, nrst);
parameter ST A=0, ST B=1, ST C=2, ST D=3;
reg [1:0] state = ST A;
// state transitions
always @(posedge clk)
  if (nrst==1'b0) state <= ST A;</pre>
  else
    case (state)
       ST A: if (in==1'b1) state <= ST B;
       ST_B: if (in==1'b1) state <= ST_C; else state <= ST_A;
       ST C: if (in==1'b0) state <= ST D;
       ST D: if (in==1'b1) state <= ST C; else state <= ST A;
       default: ; // do nothing
    endcase
// output logic
always @ (*)
  case (state)
      ST A: out <= 1'b0;
      ST B: out <= 1'b0;
      ST C: out <= 1'b1;
      ST D: out <= 1'b1;
  endcase
endmodule
```



# University of Sheffield Glitch remover

FSM State transitions.



We verify it by creating a testbench and simulating in XSIM.





• Design intent is to detect the rising edge of the trigger then after a N cycles delay of the system clock produce a one cycle pulse on the tick signal. The range of N is 0..1023 cycles (10 bits).



```
// Create Date: 02.02.2020 13:13:13
// Module Name: DelayGen
// Engineer: T Good
// Target Devices: Any FPGA
// Tool Versions: Vivado 2019.2
// Description: Generate a single cycle tick pulse 1..1024 cycles after trigger
// Revision: 1

module DelayGen
#( parameter DELAY_BITS = 10 )
    ( input clk,
        input trigger,
        input [DELAY_BITS-1:0] N,
        output reg tick );
```



# Delay generator



**Exercise:** Synthesis this and look at report to see what it infers? Hopefully you should see a FSM and a COUNTER.

```
module DelayGen
#( parameter DELAY BITS = 10 )
  (input clk, trigger, [DELAY_BITS-1:0] N, output reg tick);
// declare out counter
reg [DELAY BITS-1:0] count = {{1'b1}}; // initially 111..111
// declare our FSM states
localparam IDLE=0, COUNTING=1, TIME OUT=2, WAIT LOW=3;
reg [1:0] state = IDLE;
always @(posedge clk)
 case (state)
    IDLE:
                if (trigger==1'b1) state <= COUNTING;</pre>
    COUNTING: if (count==0)
                 begin count<={{1'b1}}; state<=TIME OUT; end</pre>
                 else count <= count - 1;</pre>
    TIME OUT: if (trigger==1'b0) state <= IDLE;
                 else state <= WAIT LOW;</pre>
    WAIT LOW: if (trigger==1'b0) state <= IDLE;
    default:
                 state <= IDLE;
 endcase
assign tick = (state==TIME OUT) ? 1'b1 : 1'b0;
endmodule
```



# University of Sheffield Pulse generator (edge detector)

 Design intent is a synchronously clocked module which on each positive edge of the input generates an output lasting one clock cycle.







## Pulse generator

- This is an example of overkill to describe such a simple module using a FSM.
- For an edge detector it could be described in a few lines.

```
module EdgeDetectorSimple ( input clk, in, output out );
  reg prev = 0;
  always @(posedge clk) prev = in;
  assign out = in & !prev;
endmodule
```

**Exercise:** Synthesis both versions. Are there any difference in the utilization result?

```
module EdgeDetectorFsm
  ( input clk, in, output reg out );
// declare our FSM states
parameter IDLE=0, IS HIGH=1, WAIT LOW=2;
reg [1:0] state = IDLE;
always @(posedge clk)
 case (state)
    IDLE:
                if (in==1'b1) state <= IS HIGH;</pre>
                if (in==1'b1) state <= WAIT LOW;</pre>
    IS HIGH:
                else state <= IDLE;</pre>
    WAIT LOW: if (in==1'b0) state <= IDLE;
    default:
                state <= IDLE;
 endcase
always @ (*)
 case (state)
   IDLE:
                 out <= 1'b0;
   IS HIGH: out <= 1'b1;
   WAIT LOW: out <= 1'b0;
 endcase
endmodule
```



# University of Sheffield Pulse generator

- This is an example of overkill to describe such a simple module using a FSM.
- For an edge detector it could be described in a few lines.

```
module EdgeDetectorSimple (input clk, in, output out);
   reg prev = 0;
   always @(posedge clk) prev = in;
   assign out = in & !prev;
endmodule
```

| Name ^1              | Slice LUTs | Slice Registers | Bonded IOB | BUFGCTRL |
|----------------------|------------|-----------------|------------|----------|
|                      | (63400)    | (126800)        | (210)      | (32)     |
| N EdgeDetectorSimple | 1          | 1               | 3          | 1        |

**Exercise:** Synthesis both versions. Are there any difference in the utilization result?

```
module EdgeDetectorFsm
  ( input clk, in, output reg out );
// declare our FSM states
parameter IDLE=0, IS HIGH=1, WAIT LOW=2;
reg [1:0] state = IDLE;
always @(posedge clk)
 case (state)
    IDLE:
                if (in==1'b1) state <= IS HIGH;</pre>
                if (in==1'b1) state <= WAIT LOW;</pre>
    IS HIGH:
                else state <= IDLE;</pre>
    WAIT LOW: if (in==1'b0) state <= IDLE;
    default:
                state <= IDLE;
 endcase
always @ (*)
 case (state)
   IDLE:
                 out <= 1'b0;
   IS HIGH: out <= 1'b1;
   WAIT LOW: out <= 1'b0;
 endcase
endmodule
```





# Building Blocks & IPs

Developing useful building blocks for digital design





# Lego Parts for Lego Toy, Building Blocks for Hardware

- Logic building blocks described in different ways.
- Building blocks are concepts such counters, shift register, multiplexers, synchronisers, etc...
- The ways may be symbolic (gates, circuits) or mathematical (Boolean, truth tables) or linguistic (Verilog, vhdl)











# University of Sheffield Registers / DFFs



```
// Verilog

always @ (posedge(clk)) begin
  if (load) begin
    Q<=D;
  end
end
```

```
-- VHDL

process (clk) begin

if rising_edge(clk) then

if load='1' then

Q<=D;

end if;

end if;

end process;
```



| <b>S[1]</b> | S[0] | A,B,C,D | Q |
|-------------|------|---------|---|
| 0           | 0    | 0/1     | А |
| 0           | 1    | 0/1     | В |
| 1           | 0    | 0/1     | С |
| 1           | 1    | 0/1     | D |

Remember: ensure cases are complete otherwise you'll end up inferring a latch

#### **Exercise:**

- 1. Try describing a mux using conditional continuous assignment statement.
- 2. Write a N-way mux which using a bit-vector for the input

```
// Verilog
always @ (*) begin
case (select)
2'b00: Q = A;
2'b01: Q = B;
2'b10: Q = C;
2'b11: Q = D;
endcase
end
```

```
-- VHDL

process (All) begin

case (select) is

when "00" => Q <= A;

when "01" => Q <= B;

when "10" => Q <= C;

when "11" => Q <= D;

when others => null;

end case;

end process;
```

A WORLD

### **Encoders / Decoders**

- In the olden days of discrete logic chips we could buy devices such as 3-to-8 line decoders (74LS138) and 8-bit priority encoders (CD4532B) so these concepts are still thought of as fundamentals.
- In HDL terms these can all be done with a simple case statement or lookup table or ROM to define their behaviour. The tools handle the detail for us automatically.
- We just need to define output as some function of the input. Typically indexing into an array or a case statement is all we need.
- Follow the example of a Priority Encoder or ROM or SevenSeg lab1&2.





## Shift Register

- Serial in and serial out (could be multibit)
- Values appear with a shift-length delay in clock cycles (eg 10)

```
serial_in _______serial_out _______
```

```
parameter shift = 10;  // verilog

reg [shift-1:0] SR = {shift{1'b0}};

always @(posedge clk)
    SR <= {serial_in, SR[shift-1:1]};

assign serial_out = SR[0];</pre>
```

```
Shift
register
(storage)

clk
```

```
generic ( width : positive := 10 ) -- vhdl

signal SR : std_logic_vector(width-1 downto 0);
process (clk) begin
  if rising_edge(clk) then
    SR <= serial_in & SR(width-1 downto 1);
  end if;
end process;
serial_out <= SR(0);</pre>
```

### Sheffield Parallel to serial – This is similar to Lab 4 TxD

 Shift register: parallel in and serial out with load

**University of** 



| Clock<br>cycle | Load | Internal<br>SR value | Serial out |
|----------------|------|----------------------|------------|
| 0              | 0    | 00000000             | 0          |
| 1              | 0    | 00000000             | 0          |
| 2              | 1    | 10010011             | 1          |
| 3              | 0    | 01001001             | 1          |
| 4              | 0    | 00100100             | 0          |
| 5              | 0    | 00010010             | 0          |
| 6              | 0    | 00001001             | 1          |
| 7              | 0    | 00000100             | 0          |
| 8              | 0    | 0000010              | 0          |
| 9              | 0    | 0000001              | 1          |
| 10+            | 0    | 00000000             | 0          |

```
parameter piso shift = 8;
reg [piso_shift-2:0] SR
          = {piso shift-1{1'b0}};
reg serial out = 1'b0;
always @(posedge clk)
   if (load) begin
    SR<= par_in [piso_shift-1:1];</pre>
    serial_out <= SR [0];</pre>
   end
   else begin
    SR <= {1'b0, SR[piso shift-2:1]};
    serial out <= SR[0];
   end
```



### Serial to Parallel

 This is simplest case, normally would have extra control for framing and handshaking



```
parameter shift = 10;  // verilog

reg [shift-1:0] SR = {shift{1'b0}};

always @(posedge clk)
    SR <= {serial_in, SR[shift-1:1]};

assign parallel_out = SR;</pre>
```

```
generic ( width : positive:= 10 ) -- vhdl

signal SR : std_logic_vector(width-1 downto 0);
process (clk) begin
   if rising_edge(clk) then
       SR <= serial_in & SR(width-1 downto 1);
   end if;
end process;
parallel_out <= SR;</pre>
```

UNIVERSITY



### Simple Counter

- Count from zero upwards wrapping around at  $2^N-1$  for example 8-bits
- Every clock cycle the counter increases by one:
- 0,1,2,3......253,254,255,0,1,2,3....
- Always initialise a simple counter otherwise simulation will fail.

#### **Exercise:**

Create a counter that counts from 15 to 0 (i.e. backwards), and automatically back to 15 to count endlessly.



```
// Verilog
reg [7:0] count = 0;
always @ (posedge clk) count <= count +1;</pre>
```



### **Counter with reset**

- Adding a synchronous reset and wrapping around at some predefined value
- In VHDL we can use ranged integer to give a concise definition, std logic vector or unsigned() can be used too.
- As an alternative can also write count<=(count+1) mod N;</pre>



```
module modNctr
# (parameter N = 10, WIDTH=4)
   ( input clk, nrst,
   output reg [WIDTH-1:0] count = 0 );
always @ (posedge clk) begin
 if (!nrst | | (count==N-1))
      count = 0;
 else
      count <= count +1;</pre>
 end
endmodule
```

```
constant N : integer := 10;
signal count : integer range 0 to N-1 := 0;
process(clk) begin
  if rising_edge(clk) then
     if (nrst='0') or (count=N-1) then
          count<= 0;
     else
          count<=count+1;</pre>
  end if;
end process;
```





### **Up Down Counter**

- Lets add a dirn signal for direction so dirn=1 for count up and dirn=0 for count down
- Also lets add a load signal to allow it to be loaded with some input value



```
module UpDownCtr
# (parameter WIDTH=4)
   input clk, nrst, load, ce, dirn,
    input avalue[WIDTH-1:0],
    output reg [WIDTH-1:0] count = 0 );
 always @(posedge clk)
   if (!nrst)
    count <= 0;
   else if (ce)
    if (load)
      count <= avalue;
    else if (dirn)
      count <= count + 1;</pre>
    else
      count<= count - 1:
endmodule
```

```
use IEEE.numeric std.ALL;
constant WIDTH : positive := 4;
signal count:
  unsigned(WIDTH-1 downto 0) := 0;
process (clk)
begin
 if rising_edge(clk) then
   if nrst='0' then
     count<= (others => '0');
   elsif ce='1' then
     if load='1' then
       count <= new count value;</pre>
     else
       if dirn='1' then
        count <= count + 1;</pre>
       else
        count <= count - 1;</pre>
       end if:
     end if:
   end if:
 end if;
end process;
```



### Ripple Counter

- This is an example of an <u>asynchronous</u> sequential circuit using toggle flip-flops
- Popular in ASIC design, but performs poorly on FPGAs, since normally we don't use other signals for clock. Too much uncertainty!







BEHAVIOURAL SIMULATION



POST ROUTE TIMING SIMULATION

#### **Exercise:**

This appears to count backwards what would you change to make it aworld count forwards?



# Synchronous version....

- We can still do this with the toggle flip-flops with a single clock
- This is appropriate for an FPGA





```
-- VHDL  \begin{aligned} &\text{process}(\text{clk}) \text{ begin} \\ &\text{if rising\_edge}(\text{clk}) \text{ then} \\ &\text{Q}(0) <= \text{not Q}(0); \\ &\text{if Q}(0) = 0' \text{ then} \\ &\text{Q}(1) <= \text{not Q}(1); \\ &\text{end if;} \\ &\text{if } (\text{Q}(0) = 0') \text{ and } (\text{Q}(1) = 0') \text{ then} \\ &\text{Q}(2) <= \text{not Q}(2); \\ &\text{end if;} \\ &\text{end if;} \\ &\text{end process;} \end{aligned}
```



- We can simply use a counter (half-value) and when it wraps then toggle the output which then forms the divided clock.
- The tools will automatically handle all the detail no need to do anything special.
- The alternative is to use the CoreGen Wizard to instantiate a clock-tile which contains a PLL and can synthesise clocks radically different from the source crystal even fractional.

$$\frac{clk\_in}{clk\_out} = 2^N$$



```
module ClkDiv(input clk_in,output clk_out);
  reg [32:0] counter = 0;
  always @(posedge clk_in)
  begin
    counter = counter + 1;
  end
  assign clkout = counter[N];
endmodule
```





# University of Sheffield CoreGen Wizard

- The alternative is to use the CoreGen Wizard to instantiate a clock-tile which contains a PLL and can synthesise clocks radically different from the source crystal even fractional.
- Vivado -> IP Catalog -> clocking Wizard







# University of Sheffield CoreGen Wizard - Vivado







# Using an IP in the Design

- IP is short for Intellectual Property
- It is supplied by the vendors
- Users can use them in their design if proper licenses have been purchased.
- It is vendor-depended! So if you include an IP in your design. You cannot directly copy your code.
- For different vendors, the IP with the same functionality probably have different names.

Xilinx: clock wizard, Altera: PLL (phase lock loop).



- Lets count down instead of up
- Generates a tick pulse at given period
- The period updates at end of each tick
- Xilinx IP: FLT





```
module FlexiTimer
 # (parameter WIDTH=16)
   ( input clk,
   input [WIDTH-1:0] period,
   output tick);
 reg count [WIDTH-1:0] = 0;
 always @(posedge clk)
    if (count==0) begin
      count=period; tick=1'b1;
    end
    else begin
      count <= count - 1; tick = 1`b0;
    end
endmodule
```





• The trick with ROM's is we often have the contents we want somewhere in some format so the problem becomes how to conveniently define this in an HDL. In Verilog we can load the contents conveniently from text files in binary or hexadecimal using the \$readmemb or \$readmemh system functions.

 The alternative is to define them as literal initialisation as part of a (constant) array.

```
// 512 off 20-bit values from hex file
reg [19:0] mydata [0:511];
initial $readmemh("rom.txt",mydata);
assign dout = mydata[addr];

/* alternative using serialise and
    concatenation operators */
reg [19:0] mydata [0:511] = {>>{ {
      20'h01234, 20'h232f5, .... } }};
assign dout = mydata[addr];
```







- Unlike a ROM it can be written to thus MUST be clocked. The readback can be unclocked or clocked to suit the application.
- In this version we have an address, write-enable, datain and dataout.
- Formally this is a write-first implementation but FPGA can do alternative read-first and nochange with/without registered output

```
module memory
#( ADDR_BITS=8, DATA_BITS=8 )
( output [DATA_BITS-1:0] dout,
   input [ADDR_BITS-1:0] addr,
   input [DATA_BITS-1:0] din,
   input writeen, input clk );
   reg [DATA_BITS-1:0] memory [0:2**ADDR_BITS-1];
   always @(posedge clk)
     if (writeen) memory[addr] <= din;
   assign dout = memory[addr];
endmodule</pre>
```

```
entity SinglePortRam is
 Generic (N: integer := 8; A: integer := 8); -- N=Data width A=address width
 Port (clk, we : in std logic;
     addr: in std logic vector(A-1 downto 0);
     din : in std logic vector(N-1 downto 0);
     dout : out std logic vector(N-1 downto 0) );
end SinglePortRam;
architecture Behavioral of SinglePortRam is
 type RAM type is array (0 to 2**A-1) of std_logic_vector(N-1 downto 0);
 signal RAM : RAM type;
begin
 process (clk) begin
   if rising edge(clk) then
     if we='1' then
        RAM(conv integer(addr)) <= din; -- write data
    end if;
   end if:
 end process;
 dout <= RAM(conv integer(addr)); -- read data
end Behavioral;
```



- There are various flavours such as twin port ram which has separate read and write addresses.
- This allows two simultaneous busses to access the same contents.
- To know which you have inferred best to check the synthesis report
- Here a true 2-clock dual port ram version and is described with no-change update rule.
- Which type of memory is best depends on your application and available resources.

| Block RAM: Fir | nal Mapping | Report                 |                                                                        |        |
|----------------|-------------|------------------------|------------------------------------------------------------------------|--------|
| Module Name    | RTL Object  | PORT A (Depth x Width) | W   R   PORT B (Depth x Width)   W   R   Ports driving FF   RAMB18   I | RAMB36 |
| dpram          | memory_reg  | 256 x 8(NO_CHANGE)     | W   R   256 x 8(NO_CHANGE)                                             | 0      |



```
module dpram
 #(ADDR BITS=8, DATA BITS=8)
  (output reg [DATA BITS-1:0] dout1,
   input [ADDR BITS-1:0] addr1,
   input [DATA BITS-1:0] din1,
   input we1,clk1,
   output reg [DATA BITS-1:0] dout2,
   input [ADDR BITS-1:0] addr2,
   input [DATA BITS-1:0] din2,
   input we2, clk2);
  reg [DATA BITS-1:0] memory [0:2**ADDR BITS-1];
  always @(posedge clk1)
     if (we1) memory[addr1] <= din1;</pre>
     else dout1 <= memory[addr1];</pre>
  always @(posedge clk2)
     if (we2) memory[addr2] <= din2;</pre>
     else dout2 <= memory[addr2];</pre>
endmodule
```

UNIVERSITY



- To know what kind of memory you have created check the synthesis report
- This can be distributed or BLOCK memory and single, twin or dual port
- There are many alternatives. Fortunately the built in help will show you how to do this.
  - From the editor window click on the light bulb, then your language (eg Verilog) followed by Synthesis Constructs then coding examples
  - This gives you a language template to modify as you need and can save you LOTS OF TIME.







| Component Name                           | dist_mem_gen_0                          |                                                                           |  |
|------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------|--|
| memory config                            | Port config                             | RST & Initialization                                                      |  |
| Load COE File                            |                                         |                                                                           |  |
|                                          | emory content car<br>Initialisation Fil | an be set by using a COE file.This will be passed to the core<br>e (MIF). |  |
| Coefficients                             | Coefficients File no_coe_file_loaded    |                                                                           |  |
| COE Options  Default Data  Reset Options | : 0                                     | ⊗ Radix: 16 ✓                                                             |  |
| Reset Q                                  | SPO                                     | Reset QDPO                                                                |  |
| Synchron                                 | nous Reset QSF                          | PO Synchronous Reset QDPO                                                 |  |
| ce overrides                             | 3                                       |                                                                           |  |
| © CE                                     | Overrides Sync                          | Controls Sync Controls Overrides CE                                       |  |





## IP Integration – block design

- Create block design in the IP INTEGRATOR
- Click ADD IP button
- Search for Clock Wizard

\* Designer Assistance available. Run Connection Automation

Click Run Connection Automation



Vouvill be able to see



You will see that the input has been

connected



Then we manually connect the output



Create HDL Wrapper

module design\_l\_wrapper
 (clk\_100MHz,
 clk\_outl\_0,
 reset\_rtl\_0);
input clk\_100MHz;
output clk\_outl\_0;
input reset\_rtl\_0;

wire clk\_100MHz;
wire clk\_0utl\_0;
wire reset\_rtl\_0;

design\_l design\_l\_i
 (.clk\_100MHz(clk\_100MHz),
 .clk\_outl\_0(clk\_outl\_0),
 .reset\_rtl\_0(reset\_rtl\_0));
endmodule

Then you can see the generated v



# Design Choice & Critical Path Mitigation





- Modern tool offer a large number of options for setting optimisation goals and effort. These at first order prioritise Power, Area or Performance.
- The second level is then to resolve typical FPGA issues around routing congestion or to tweak the priority to focus on a more specific part of the overall performance (eg minimise net delays).
- You only need to be aware that such options exist and tools do much of the optimisation automatically prioritising power, area or time.

Vivado Implementation Defaults

Performance\_Explore

Performance\_ExplorePostRoutePhysOpt

Performance\_ExploreWithRemap

Performance\_WLBlockPlacement

Performance\_WLBlockPlacementFanoutOpt

Performance\_EarlyBlockPlacement

Performance\_NetDelay\_high

Performance\_NetDelay\_low

Performance\_Retiming

Performance\_ExtraTimingOpt

Performance\_RefinePlacement

Performance\_SpreadSLLs

Performance BalanceSLLs

Performance BalanceSLRs

Performance\_HighUtilSLRs

Congestion\_SpreadLogic\_high

Congestion\_SpreadLogic\_medium

Congestion\_SpreadLogic\_low

Congestion\_SSI\_SpreadLogic\_high

Congestion\_SSI\_SpreadLogic\_low

Area\_Explore

Area ExploreSequential

Area\_ExploreWithRemap

Power\_DefaultOpt

Power\_ExploreArea

Flow\_RunPhysOpt

Flow\_RunPostRoutePhysOpt

Flow\_RuntimeOptimized

Flow\_Quick



# University of Sheffield Creating effective constraints

- The tools need constraints to operate well, and more recently Xilinx have disabled outputting performance information unless you have defined at least a clock constraint.
- Constraints are used to inform the tools of the designers intent. These are in terms of timing, physical area of chip to be used for some module, locking the I/O pin assignments, etc.
- Xilinx pull all of the constraints together in a single text file (.XDC). Xilinx Constraint Format is a language to specify all the constraints for a design. It is described in detail later. Other vendors use a similar approach albeit the syntax varies slightly the key concepts are the same.
- Over the next few slides the different areas for 'constraints' are described.





- Mostly the timing wizard and IO planner can be used without needing to resort to editing the XDC file directly. (Formally XCF)
- But there are exceptions so familiarity with XDC is recommended.
- -dict{} allows specifying more than one property for either top level.
- Searches for matching names for either top level ports (get\_ports) or internal nodes (get\_pins). Yes, these are confusingly defined (not by me!)

```
# An example XDC file
# constrain clock
set_property -dict {PACKAGE PIN E3 IOSTANDARD LVCMOS33} [get_ports CLK100MHZ]
create_clock -period 10.000 -name sys clk pin
            -waveform {0.000 5.000} -add [get_ports CLK100MHZ]
# fix I/O to specific pins and signal levels
set_property -dict {PACKAGE PIN H17 IOSTANDARD LVCMOS33} [get_ports {LED[0]}]
set property -dict {PACKAGE PIN K15 IOSTANDARD LVCMOS33} [get ports {LED[1]}]
set property-dict {PACKAGE PIN J13 IOSTANDARD LVCMOS33} [get ports {LED[2]}]
# set output drive strength if needed
set_property DRIVE 4 [get_ports { PWM[*]}];
# allow for specific multicycle paths if needed (here 12 cycle), names from timing report
set_multicycle_path 12 -setup -from [get_pins {slider/areg[*]/C}]
                                  [get_pins {slider/breg[*]/D}]
set multicycle_path 11 -hold -from [get_pins {slider/areg[*]/C}]
                                    [get pins {slider/breg[*]/D}]
```

Vivado Constraints Guide: https://www.xilinx.com/support/documentation/sw\_manuals/xilinx2018\_3/ug903-vivado-using-constraints.pdf

# University of Sheffield Critical path mitigation

- In many designs there will be a very few areas of the design which have relatively slow paths. If unchecked this forms the critical path and thus sets the maximum possible clock rate for the design.
- There are a number of options available to fix these paths:
- Register balancing/duplication (retiming) if enabled this is done automatically by the tools by moving 'slow' functions either side of registers or adding duplicate registers to break excessive fan out. However, there needs to be sufficient registers / cycles in the datapath for the tool to have freedom to operate. It wont change the overall number of cycles in the datapath.
- Multi-cycle paths if the result of some combinatorial logic isn't required in the next clock cycle after its input was defined, the designer can tell the tool which cycle it is required by thus it has multiple-clock cycles to stabilise to its final (valid) value before being clocked in.





## Register Balancing Example



# University of Sheffield Register Duplication Example







# University of Sheffield Multi Cycle Path Example







- We simply this by breaking down our design along its hierarchy by setting area constraints on various modules so the P&R has a set of much simpler problems to solve.
- In Vivado open the implemented design, then from the netlist window choose a module within your design and "floorplan" then "Create P block". You can then draw a rectangle to constrain the locations for this module.



# University of Sheffield Vivado Constraints Wizard

- This tool (under synthesis menu) will help the designer describe the complete set of timing constraints for their design and pick up any which It will create the XDC for you are missing.
- Although, it is still up to the designer to put in correct / valid information. Don't guess, please refer to external component datasheets where needed.
- This is particularly important when internally multiplying up an external crystal fed clock to a higher frequency, otherwise the PLL in the FPGA can go unstable with unexpected clock jitter.





## Evaluate your Design





## Power Performance Area (PPA)

- When evaluate a piece of hardware, we usually see if we have a good PPA trade-off.
- Power Can be found in Open Implemented Design -> Report Power
- Area Can be found in Open Implemented Design -> Report Ultilization
- Performance This is bit tricky
  - Throughput & Latency
- You need to find out the max clock frequency you can have by finding out the time of covering the critical path. For example, if the critical path takes at least 20ns, you obviously cannot use 10ns (100MHz) clock frequency but have to use 50MHz
- To find out this, a post Simulation is always recommended as it takes all the physical conditions into the simulation.
- Then you will be able to know how many outputs you have within 1 second if you keep feeding inputs. This is called the **throughput**.
- The time you wait from your first input to the first output, is called the latency







### Power Performance Area (PPA)

- Based on the requirements of the application or your design goal, it's always good to know if the following 2 factors meets the design specs.
  - Performance/Area Efficiency How much speed you have within 1 LUT
  - Performance/Power Efficiency How much speed you have within 1 W
- If we look at a publication in the top journal, you will know the commonly

used evaluation points

- Latency
- Area
- Power
- Throughput
- Energy Efficiency
- Area Efficiency
- Max Frequency

#### COMPARISON WITH PREVIOUS WORKS BASED ON ASICS

| AB [17]  Kiv [27]              | 1 1 1                                        | (mm <sup>2</sup> ) (V)<br>0.082 1.0                                                                     | (mV)                          | FP64              | FP32                          | FP16                              | INTO            | EDCI          |                            |          |                             |
|--------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------|-------------------|-------------------------------|-----------------------------------|-----------------|---------------|----------------------------|----------|-----------------------------|
|                                | 357 8.4 0.0                                  | 0.082 1.0                                                                                               | - CO O                        |                   |                               | F1 10                             | INT8            | FP64          | FP32                       | FP16     | INT8                        |
| (iv [27]                       |                                              |                                                                                                         | 60.0                          | -                 | 1.43                          | 1.43                              | -               | -             | 11.41                      | 11.41    | -                           |
| [ J                            | 1360 4.41 0.0                                | 0.018 0.8                                                                                               | 18.38                         | 1.36              | 1.36                          | -                                 | -               | 43.70         | 110.00                     | -        | -                           |
| OM [22]                        | 667 4.5 0.7                                  | 0.795 1.0                                                                                               | 43.8                          | 0.67              | 1.33                          | 2.67                              | -               | 30.44         | 60.88                      | 121.77   | -                           |
| LSI [28]                       | 923 3.25 0.0                                 | 0.049 0.8                                                                                               | 57.41                         | 0.92              | 1.85                          | 3.69                              | -               | 74.83         | 199.70                     | 497.67   | -                           |
| TE [12]                        | 1351 2.96 0.01                               | 0.0126 1.0                                                                                              | 38.93                         | 1.35              | 6.76                          | 27.0                              | -               | 32.41         | 173.25                     | 748.67   | -                           |
| AS [13]                        | 1351 2.96 0.01                               | 0.0184 1.0                                                                                              | 51.4                          | 2.70              | 10.8                          | 43.2                              | -               | 52.8          | 216.7                      | 814.4    | -                           |
| LSI [15]                       | 1429 <b>2.8</b> 0.0                          | 0.013 1.0                                                                                               | 29.3                          | 0.71              | 3.57                          | 14.29                             | -               | 48.76         | 243.78                     | 975.13   | -                           |
| AS [11]                        | 1471 - 0.0                                   | 0.010 1.0                                                                                               | 15.86                         | -                 | 2.94*                         | 13.24**                           | 27.94           | -             | 185.41*                    | 834.35** | 1761.41                     |
| Prop.                          | 971 11.33 0.02                               | 0.0276 1.0                                                                                              | 39.0                          | -                 | 7.76                          | 23.28                             | 69.84           | -             | 199.15                     | 597.5    | 1792.4                      |
| AS [13] LSI [15] AS [11] Prop. | 1351 2.96 0.01<br>1429 2.8 0.0<br>1471 - 0.0 | 0.0184         1.0           0.013         1.0           0.010         1.0           0.0276         1.0 | 51.4<br>29.3<br>15.86<br>39.0 | 2.70<br>0.71<br>- | 10.8<br>3.57<br>2.94*<br>7.76 | 43.2<br>14.29<br>13.24**<br>23.28 | -<br>-<br>27.94 | 52.8<br>48.76 | 216.7<br>243.78<br>185.41* |          | 814.4<br>975.13<br>834.35** |

<sup>\* [11]</sup> supports TP32 format, the corresponding Throughput is 13.24 GFLOPS, and Energy Efficiency is 834.35 GFLOPS/W.



<sup>\*\* [11]</sup> supports BP16 format, the corresponding Throughput is 27.94 GFLOPS, and Energy Efficiency is 1761.41 GFLOPS/W.



## Algorithmic improvements

- The tools don't do this yet or likely in the near future so us engineers are still in a job for a while ;-)
- Need to quickly assess how a candidate design performs vs our customer's design constraints
- Assess different alternatives and supply the best one
- Ultimately the decision is an economic one: time to market, customer needs, design team costs, managing risk, etc...
- Typically the designer is comparing performing the required operations sequentially over a number of cycles with a datapath versus performance gains from using more area / parallel operation



Set of simpler operations performed sequentially, some are repeated



The unrolled baseline version of the design. All operations wired together one after each other. Slowest and large area



If possible write a generalised datapath to do operations, here B&C iterate over a number of cycles, here 4 to give required result. Low area moderate speed



Look at redefining operator to break dependency so operations can be done in parallel. Example shows redefined B' in parallel. The design can then be further pipelined or iterated.

### **Pipelined**



Registers between operations allowing shorter clock period and higher throughput with new data every clock cycle. Improves, throughput at expense of latency **TOP 100**